

# 3C7 DIGITAL SYSTEM DESIGN LABORATORY

### Lab Session B

Department of Electronic and Electrical Engineering (e-Report submission)



#### Lab:

- 1. 2-bit equal comparator
- 2. 8-bit gate-level greater-than-or-equal-to circuit

Submitted by:

Rohan Taneja 19323238

**Lab Date:** 05/02/2020

## Lab 1. 2-bit equal comparator

The given assignment starts with initialization of new project with the provided testbench and dependent modules. The provided module eq2 provided had following errors which were resolved.

After adding these design sources and making the fixes to module eq2, finally the behavioural simulation was started.

```
× Messages Log
Completed static elaboration
   INFO: (XSIM 43-4323) No Change in HDL. Linking previously generated obj files to create kernel INFO: [USF-XSim-69] 'elaborate' step finished in '1' seconds
   INFO: [USF-XSim-4] XSim::Simulate design
INFO: [USF-XSim-61] Executing 'SIMULATE' step in 'C:/3c7/labB/labB.sim/sim_1/behav/xsim'
   INFO: [USF-XSim-98] *** Running *sim
      with args "eq2 testbench behav -key {Behavioral:sim 1:Functional:eq2 testbench} -tclbatch {eq2 testbench.tcl} -log {simulate.log}"
   INFO: [USF-XSim-8] Loading simulator feature
   Vivado Simulator 2018.3
   Time resolution is 1 ps
   # set curr_wave [current_wave_config]
# if { [string length $curr_wave] == 0
   # if { [llength [get_objects]] > 0} {
# add_wave /
          set_property needs_save false [current_wave_config]
           send msg id Add Wave-1 WARNING "No top level signals found. Simulator will start without a wave window. If you want to open a wave window go to 'File->New Waveform
   time e0 e1 aeqb
   INFO: [USF-XSim-96] XSim completed. Design snapshot 'eq2_testbench_behav' loaded.
 △ INFO: [USF-XSim-97] XSim simulation ran for 1000ns
```

Figure 1.1. TCL Console



Figure 1.2. 2-bit comparator waveform

# Lab 2. 8-bit gate-level greater-than-or-equal-to circuit

After modifying the Verilog coded module eq2 and eq1. It was made compatible to work for 2-bit greater than and equal.



Figure 2.1. 2-bit comparator in bit0 greater than equal to bit1



Figure 2.2. 8-bit comparator using 2-bit comparator module

The output waveform is for 8-bit comparator using 2-bit comparator module with additional support for misc. possible cases.